當前位置:首頁 > 工業(yè)控制 > 電子設計自動化
[導讀]Lattice 公司的ispClock 5400D是用于時鐘分配的在系統(tǒng)可編程的超低抖動的零延遲通用扇出的緩沖器,集成了超低抖動時鐘源CleanClock PLL和FlexiClock 輸出區(qū)塊,可編程差分輸出標準,單個使能控制:LVDS, LVPECL, HSTL, S

Lattice 公司的ispClock 5400D是用于時鐘分配的在系統(tǒng)可編程的超低抖動的零延遲通用扇出的緩沖器,集成了超低抖動時鐘源CleanClock PLL和FlexiClock 輸出區(qū)塊,可編程差分輸出標準,單個使能控制:LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS.主要用在SERDES的低成本時鐘源,ATCA, MicroTCA, AMC, PCI Express以及差分時鐘分配等.本文介紹了ispClock 5400D系列主要特性,功能方框圖,以及ispClock5400D評估板主要特性,電路圖和材料清單(BOM).

ispClock 5400D Family In-System Programmable, Ultra-Low Jitter Zero Delay and Fan-Out Buffer,Differential

The ispClock5400D family integrates a CleanClock PLL and a FlexiClock Output block. The CleanClock PLL pro-vides an ultra-low-jitter clock source to a set of four V-dividers. The FlexiClock output block receives the clock out-put from these V-dividers through an output switch matrix and distributes them to the output pin using a programmable logic interface. There are two members in the ispClock5400D family, the ispClock5410D (10-output FlexiCLock block) and the ispClock5406D (6-output FlexiClock block). Each of the outputs may be independently configured to support separate I/O standards (LVDS, LVPECL, SSTL, HSTL, MLVDS, HCSL) and output frequency. In addition, the skew of each of the outputs can be independently controlled. All configuration information is stored on-chip in non-volatile E2CMOS® memory. The ispClock5400D devices provide extremely low propagation delay (zero-delay) from input to output using the CleanClock PLL. The PLL VCO output clock frequency is divided down by a set of four V- dividers. The output fre-quencies from these V-dividers, fVCO ÷ 2, fVCO ÷ 4, fVCO ÷ 8 and fVCO ÷ 16 are connected to the output routing matrix. The output routing matrix enables any output pin to derive its clock from any of the V-dividers outputs. Addi-tionally, the reference input clock can be connected directly to any output through the output routing matrix. The FlexiClock block supports dual skew mechanisms: Phase Skew Control and Time Skew Control. These skew control mechanisms enable fixed output clock skew control during power-up and variable skew during operation. The ispClock5400D device can be configured to operate in four modes: zero delay buffer mode, dual non-zero delay buffer mode, non-zero delay buffer mode with output dividers, and combined zero-delay and non-zero delay buffer mode. The I2C interface can be used to dynamically control the ispClock5400D configuration: Output clock frequency, Phase Skew, Time skew, Fan-out buffer mode, Output enable. The core functions of both members of the ispClock5400D family are identical.

ispClock 5400D主要特性:

CleanClock™ PLL

FlexiClock™ I/O

? Ultra Low Period Jitter 2.5ps

? Ultra Low Phase Jitter 6.5ps

? Fully Integrated High-Performance PLL

•Programmable lock detect

•Four output dividers

•Programmable on-chip loop filter

•Compatible with Spread Spectrum clocks

•Internal/external feedback

? Flexible Clock Reference and External Feedback Inputs

•Programmable differential input reference/feed-back standards - LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS

•Programmable termination

•Clock A/B selection multiplexer

? 40 MHz to 400 MHz Input/Output Operation

? Dual Programmable Skew Per Output

•Programmable phase adjustment - 16 settings; minimum step size 156 ps-Up to +/- 9.4 ns skew range- Coarse and fine adjustment modes

•Programmable time delay adjustment - 16 settings; 18 ps

? Dynamic Skew Control Through I2C

? Low Output-to-Output Skew (<100ps)

? Up to 10 Programmable Fan-out Buffers

•Programmable differential output standards and individual enable controls - LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS

•Up to 10 banks with individual VCCO and GND - 1.5V, 1.8V, 2.5V, 3.3V

? All I/Os are Hot Socket Compliant

? Operating Modes

•Fan-out buffer with programmable output skew control

•Zero delay buffer with dual programmable skew controls

? Dynamic Reconfiguration through I2C

? Full JTAG Boundary Scan Test In-System Programming Support

? Exceptional Power Supply Noise Immunity

? Commercial (0°to 70℃) and Industrial (-40°to 85℃) Temperature Ranges 48-Pin and 64-pin QFNS Packages

ispClock 5400D應用:

•Low-cost clock source for SERDES

•ATCA, MicroTCA, AMC, PCI Express

•Differential Clock Distribution

•Generic Source Synchronous Clock Management

•Zero-delay clock buffer

圖1.ispClock 5400D方框圖

圖2.ispClock5410D 功能方框圖

圖3.ispClock5406D功能方框圖

ispClock5400D評估板

This board features an ispClock5406D device that provides in-system-programmable zero delay universal fan-out buffers for use in clock distribution applications. The on-board ispClock5406D is a 6-output clock distribution IC. Differential ultra low skew outputs are organized with two banks per group. Each bank may be independently con-figured to support separate I/O standards (LVDS, LVPECL, HSTL, SSTL, HCSL, and MLVDS) and output fre-quency. In addition, each output provides independent programmable control of phase and time skew. All configuration information is stored on-chip in non-volatile E2CMOS® memory.

ispClock5400D評估板主要特性:

The ispClock5400D Evaluation Board package includes:

• ispClock5400D Evaluation Board

– The board features the following on

-board components and circuits: ispClock5406D programmable clock (ispPAC-CLK5406D-01SN48I)

– Crystal oscillator circuits

– Can oscillator circuit landing

– Resistor networks

– SMA connectors

– Power jack

Test and JTAG interface headers

• Pre-loaded Base Demo – The kit includes a pre-loaded demo design that highlights key performance character-istics of the ispClock5406D device.

• Lattice ispDOWNLOAD™ Cable (HW-USBN-2A)– The ispDOWNLOAD cable provides a hardware connection for in-system programming of the ispClock5406D device.

• User’s Guide – Provides information on powering, connecting lab equipment, and using the board as a clock source for various Lattice FPGA evaluation boards. The contents of this user’s guide include demo operation, top-level functional descriptions of the various portions of the evaluation board, descriptions of the on-board con-nectors, switches and a complete set of schematics.

• QuickSTART Guide – Provides information on connecting the evaluation board, running the pre-loaded evalua-tion demo.

圖4.ispClock5400D評估板外形圖

圖5.ispClock5400D評估板電路圖(1)

圖6.ispClock5400D評估板電路圖(2)

圖7.ispClock5400D評估板電路圖(3)

圖8.ispClock5400D評估板電路圖(4)

圖9.ispClock5400D評估板電路圖(5)

圖10.ispClock5400D評估板電路圖(6)

圖11.ispClock5400D評估板電路圖(7)

圖12.ispClock5400D評估板電路圖(8)

圖13.ispClock5400D評估板電路圖(9)

ispClock5400D評估板材料清單(BOM):


詳情請見:
http://www.latticesemi.com/documents/DS1025.pdf?jsessionid=f030912b1e4f2710c9707b3c5c122a422b25



本站聲明: 本文章由作者或相關機構授權發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點,本站亦不保證或承諾內容真實性等。需要轉載請聯(lián)系該專欄作者,如若文章內容侵犯您的權益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或將催生出更大的獨角獸公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關鍵字: 阿維塔 塞力斯 華為

加利福尼亞州圣克拉拉縣2024年8月30日 /美通社/ -- 數(shù)字化轉型技術解決方案公司Trianz今天宣布,該公司與Amazon Web Services (AWS)簽訂了...

關鍵字: AWS AN BSP 數(shù)字化

倫敦2024年8月29日 /美通社/ -- 英國汽車技術公司SODA.Auto推出其旗艦產品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時1.5...

關鍵字: 汽車 人工智能 智能驅動 BSP

北京2024年8月28日 /美通社/ -- 越來越多用戶希望企業(yè)業(yè)務能7×24不間斷運行,同時企業(yè)卻面臨越來越多業(yè)務中斷的風險,如企業(yè)系統(tǒng)復雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務連續(xù)性,提升韌性,成...

關鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報道,騰訊和網易近期正在縮減他們對日本游戲市場的投資。

關鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國國際大數(shù)據(jù)產業(yè)博覽會開幕式在貴陽舉行,華為董事、質量流程IT總裁陶景文發(fā)表了演講。

關鍵字: 華為 12nm EDA 半導體

8月28日消息,在2024中國國際大數(shù)據(jù)產業(yè)博覽會上,華為常務董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語權最終是由生態(tài)的繁榮決定的。

關鍵字: 華為 12nm 手機 衛(wèi)星通信

要點: 有效應對環(huán)境變化,經營業(yè)績穩(wěn)中有升 落實提質增效舉措,毛利潤率延續(xù)升勢 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務引領增長 以科技創(chuàng)新為引領,提升企業(yè)核心競爭力 堅持高質量發(fā)展策略,塑強核心競爭優(yōu)勢...

關鍵字: 通信 BSP 電信運營商 數(shù)字經濟

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺與中國電影電視技術學會聯(lián)合牽頭組建的NVI技術創(chuàng)新聯(lián)盟在BIRTV2024超高清全產業(yè)鏈發(fā)展研討會上宣布正式成立。 活動現(xiàn)場 NVI技術創(chuàng)新聯(lián)...

關鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會上,軟通動力信息技術(集團)股份有限公司(以下簡稱"軟通動力")與長三角投資(上海)有限...

關鍵字: BSP 信息技術
關閉
關閉