當(dāng)前位置:首頁(yè) > 工業(yè)控制 > 電子設(shè)計(jì)自動(dòng)化
[導(dǎo)讀]Lattice公司的LPTM10-12107是平臺(tái)管理器,內(nèi)部有48個(gè)宏單元CPLD,集成了板電源管理如熱插拔,加電順序,監(jiān)測(cè),復(fù)位產(chǎn)生,調(diào)整和富余度)以及數(shù)字板管理工能如復(fù)位子系統(tǒng),非易失性誤差記錄,無(wú)縫邏輯,板數(shù)字信號(hào)監(jiān)測(cè)和控制,系

Lattice公司的LPTM10-12107是平臺(tái)管理器,內(nèi)部有48個(gè)宏單元CPLD,集成了板電源管理如熱插拔,加電順序,監(jiān)測(cè),復(fù)位產(chǎn)生,調(diào)整和富余度)以及數(shù)字板管理工能如復(fù)位子系統(tǒng),非易失性誤差記錄,無(wú)縫邏輯,板數(shù)字信號(hào)監(jiān)測(cè)和控制,系統(tǒng)總線接口等),提供12個(gè)單獨(dú)模擬輸入通路,監(jiān)測(cè)多達(dá)12個(gè)電源測(cè)試點(diǎn),每個(gè)電源輸出電壓采用數(shù)字閉環(huán)控制模式,在各種負(fù)載條件下誤差0.5%內(nèi).本文介紹了Lattice平臺(tái)管理器主要特性,方框圖,典型應(yīng)用以及Lattice平臺(tái)管理器開(kāi)發(fā)套件主要特性,電路圖和材料清單.

The Lattice Platform Manager integrates board power management (hot-swap, sequencing, monitoring, reset generation, trimming and margining) and digital board management functions (reset tree, non-volatile error logging, glue logic, board digital signal monitoring and control, system bus interface, etc.) into a single integrated solution. The Platform Manager device provides 12 independent analog input channels to monitor up to 12 power supply test points. Up to 12 of these input channels can be monitored through differential inputs to support remote ground sensing. Each of the analog input channels is monitored through two independently programmable comparators to support both high/low and in-bounds/ out-of-bounds (window-compare) monitor functions. Up to six general purpose 5V tolerant digital inputs are also provided for miscellaneous control functions. There are 16 open-drain digital outputs that can be used for controlling DC-DC converters, low-drop-out regulators (LDOs) and opto-couplers, as well as for supervisory and general purpose logic interface functions. Four of these outputs (HVOUT1-HVOUT4) may be configured as high-voltage MOSFET drivers. In highvoltage mode these outputs can provide up to 12V for driving the gates of n-channel MOSFETs so that they can be used as high-side power switches controlling the supplies with a programmable ramp rate for both ramp up and ramp down.

Lattice平臺(tái)管理器主要特性:

?Precision Voltage Monitoring Increases Reliability

• 12 independent analog monitor inputs

• Differential inputs for remote ground sense

• Two programmable threshold comparators per analog input

• Hardware window comparison

• 10-bit ADC for I2C monitoring

? High-Voltage FET Drivers Enable Integration

• Power supply ramp up/down control

• Programmable current and voltage output

• Independently configurable for FET control or digital output

? Power Supply Margin and Trim Functions

• Trim and margin up to eight power supplies

• Dynamic voltage control through I2C

• Independent Digital Closed-Loop Trim function for each output

? Programmable Timers Increase Control Flexibility

• Four independent timers

• 32 us to 2 second intervals for timing sequences

? PLD Resources Integrate Power and Digital Functions

• 48-macrocell CPLD

• 640 LUT4s FPGA

• Up to 107 digital I/Os

• Up to 6.1 Kbits distributed RAM

? Programmable sysIO™ Buffer Supports a Range of Interfaces

• LVCMOS 3.3/2.5/1.8/1.5/1.2

• LVTTL

? System-Level Support

• Single 3.3V supply operation

• Industrial temperature range: -40°C to +85°C

? In-System Programmability Reduces Risk

• Integrated non-volatile configuration memory

• JTAG programming interface

? Package Options

• 128-pin TQFP

• 208-ball ftBGA

• RoHS compliant and halogen-free

圖1.Lattice平臺(tái)管理器方框圖

The board power management function can be implemented using an internal 48-macrocell CPLD. The status of all of the comparators on the analog input channels as well as the general purpose digital inputs are used as inputs by the CPLD array, and all digital outputs (open-drain as well as HVOUT) may be controlled by the CPLD. Four independently programmable timers can create delays and time-outs ranging from 32 ?s to 2 seconds. The Platform Manager device incorporates up to eight DACs for generating trimming voltage to control the output voltage of a DC-DC converter. Additionally, each power supply output voltage can be maintained typically within 0.5% tolerance across various load conditions using the Digital Closed Loop Control mode. The internal 10-bit A/D converter can both be used to monitor the VMON voltage through the I2C bus as well as for implementing digital closed loop mode for maintaining the output voltage of all power supplies controlled by the monitoring and trimming section of the Platform Manager device. The FPGA section of the Platform Manager is optimized to meet the requirements of board management functions including reset distribution, boundary scan management, fault logging, FPGA load control, and system bus inter-face. The FPGA section uses look-up tables (LUTs) and distributed memories for flexible and efficient logic imple-mentation. This instant-on capability enables the Platform Manager devices to integrate control functions that are required as soon as power is applied to the board. Power management functions can be integrated into the CPLD and digital board management functions can be integrated into the FPGA using the LogiBuilder tool provided by PAC-Designer®software. In addition, the FPGA designs can also be implemented in VHDL or Verilog HDL through the ispLEVER®software design tool. The Platform Manager IC supports a hardware I2C/SMBus slave interface that can be used to measure voltages through the Analog to Digital Converter or is used for trimming and margining using a microcontroller. There are two JTAG ports integrated into the Platform Manager device: Power JTAG and FPGA JTAG. The Power JTAG interface is used to program the power section of the Platform Manager and the FPGA JTAG is used to con-figure the FPGA portion of the device. The FPGA configuration memory can be changed in-system without inter-rupting the operation of the board management section. However, the Power Management section of the platform Manager cannot be changed without interrupting the power management operation.

Lattice平臺(tái)管理器系列選型表:

Lattice平臺(tái)管理器功能:

Detect Faults Across 12 Supplies

Margin and Trim up to 8 Supplies

Capture and Log Faults to Non-Volatile Memory

4 Hot-Swap Controllers

Flexible Reset Distribution

Configuration of Payload ICs at Power-on

Voltage Scaling / VID Control

Fan Control


圖2.Lattice平臺(tái)管理器典型應(yīng)用

Lattice平臺(tái)管理器開(kāi)發(fā)套件

This user’s guide describes how to start using the Platform Manager Development Kit, an easy-to-use system for evaluating and designing with the Platform Manager mixed-signal device. The kit serves as a development test environment to build designs for power supply man-agement functions such as sequencing, power supply fault logging, trimming, reset generation, high-side MOSFET drive and user logic I/O expansion in an FPGA.

Lattice平臺(tái)管理器開(kāi)發(fā)套件包括:

• Platform Manager Evaluation Board containing the Platform Manager LPTM10-12107 device in a 208-ball ftBGA package

• USB programming support on-board

• 4Mbit SPI Flash memory for logging data and faults

• SPI and I2C interfaces

• 2x16 expansion header for I2C, SPI and general purpose data bus, I/O

• Two 4-bit DIP switches

• Three push-buttons for input control, reset, etc.

• DAC and A/D convertors for trimming power supplies

• LED displays

• LCD display

• Adjustable potentiometers for user faults or demos

• Thermistor circuit for temperature sensing

• LDO to demo sequencing and trim functions

• DC-DC convertor to demo sequencing and trim functions

• Two LDOs for main chip power and VCCIO supplies.

• VMON, voltage monitors for on-board and off-board power supply monitoring

• Off-board screw connectors for user loads and testing

• Prototyping/interface connections

• Pre-loaded Demo – The Platform Manager Development Kit contains a pre-loaded demo design that illustrates many of the key features of the Platform Manager device.

• USB Connector Cable – The Platform Manager Evaluation Board is programmed via the USB cable driven from the user’s computer. This USB cable is included in the Platform Manager Development Kit.

• Power Supply – The Platform Manager Evaluation board is powered by an AC adapter (included).

圖3.Lattice平臺(tái)管理器評(píng)估板外形圖

圖4.Lattice平臺(tái)管理器評(píng)估板電路圖:復(fù)接器

圖5.Lattice平臺(tái)管理器評(píng)估板電路圖:Bank0, Bank3

圖6.Lattice平臺(tái)管理器評(píng)估板電路圖:LPTM10-12107-DEC-EVN

圖7.Lattice平臺(tái)管理器評(píng)估板電路圖:插座Logo

圖8.Lattice平臺(tái)管理器評(píng)估板電路圖:JTAG 鏈

圖9.Lattice平臺(tái)管理器評(píng)估板電路圖:LCD Bank 3

圖10.Lattice平臺(tái)管理器評(píng)估板電路圖:LED

圖11.Lattice平臺(tái)管理器評(píng)估板電路圖:CPLD輸出

圖12.Lattice平臺(tái)管理器評(píng)估板電路圖:USB

圖13.Lattice平臺(tái)管理器評(píng)估板電路圖:板電源

圖14.Lattice平臺(tái)管理器評(píng)估板電路圖:用戶電源

圖15.Lattice平臺(tái)管理器評(píng)估板電路圖:SPI閃存風(fēng)扇盤

圖16.Lattice平臺(tái)管理器評(píng)估板電路圖:DIP開(kāi)關(guān)

圖17.Lattice平臺(tái)管理器評(píng)估板電路圖:VMON, DAC, 滑動(dòng)電位計(jì)
Lattice平臺(tái)管理器評(píng)估板材料清單:



詳情請(qǐng)見(jiàn):
http://www.latticesemi.com/documents/DS1036.pdf

http://www.latticesemi.com/documents/EB58.pdf



本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫?dú)角獸公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

倫敦2024年8月29日 /美通社/ -- 英國(guó)汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認(rèn)證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開(kāi)發(fā)耗時(shí)1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動(dòng) BSP

北京2024年8月28日 /美通社/ -- 越來(lái)越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運(yùn)行,同時(shí)企業(yè)卻面臨越來(lái)越多業(yè)務(wù)中斷的風(fēng)險(xiǎn),如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報(bào)道,騰訊和網(wǎng)易近期正在縮減他們對(duì)日本游戲市場(chǎng)的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國(guó)國(guó)際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)開(kāi)幕式在貴陽(yáng)舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國(guó)國(guó)際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語(yǔ)權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機(jī) 衛(wèi)星通信

要點(diǎn): 有效應(yīng)對(duì)環(huán)境變化,經(jīng)營(yíng)業(yè)績(jī)穩(wěn)中有升 落實(shí)提質(zhì)增效舉措,毛利潤(rùn)率延續(xù)升勢(shì) 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長(zhǎng) 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競(jìng)爭(zhēng)力 堅(jiān)持高質(zhì)量發(fā)展策略,塑強(qiáng)核心競(jìng)爭(zhēng)優(yōu)勢(shì)...

關(guān)鍵字: 通信 BSP 電信運(yùn)營(yíng)商 數(shù)字經(jīng)濟(jì)

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺(tái)與中國(guó)電影電視技術(shù)學(xué)會(huì)聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會(huì)上宣布正式成立。 活動(dòng)現(xiàn)場(chǎng) NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長(zhǎng)三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會(huì)上,軟通動(dòng)力信息技術(shù)(集團(tuán))股份有限公司(以下簡(jiǎn)稱"軟通動(dòng)力")與長(zhǎng)三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉