當(dāng)前位置:首頁 > 電源 > 數(shù)字電源
[導(dǎo)讀]Spartan-6 FPGA是目標(biāo)設(shè)計(jì)平臺(tái),提供集成的軟件和硬件,有利于設(shè)計(jì)集中力量進(jìn)行新產(chǎn)品創(chuàng)新. Spartan-6 FPGA包括LX 和LXT等13個(gè)系列, 邏輯單元從3,840 到147,443, 而功耗比以前的Spartan降低一半.Spartan-6采用45nm低功

Spartan-6 FPGA是目標(biāo)設(shè)計(jì)平臺(tái),提供集成的軟件和硬件,有利于設(shè)計(jì)集中力量進(jìn)行新產(chǎn)品創(chuàng)新. Spartan-6 FPGA包括LX 和LXT等13個(gè)系列, 邏輯單元從3,840 到147,443, 而功耗比以前的Spartan降低一半.Spartan-6采用45nm低功耗銅工藝,提供最佳的成本,功耗和性能之間的平衡,1.2V內(nèi)核, 3.3V到1.2V I/O標(biāo)準(zhǔn), 支持DDR, DDR2, DDR3和LPDDR 存儲(chǔ)器,數(shù)據(jù)速率高達(dá)800Mbps(峰值帶寬12.8Gbps),可用在汽車娛樂系統(tǒng), 高清視頻平板顯示器系統(tǒng)以及網(wǎng)絡(luò)通信的監(jiān)視圖像捕捉和分析引擎系統(tǒng).本文介紹了Spartan-6 FPGA主要特性,目標(biāo)應(yīng)用框圖,以及Spartan-6 FPGA SP605評(píng)估板主要特性,方框圖以及詳細(xì)電路圖.

The Spartan®-6 family provides leading system integration capabilities with the lowest total cost for high-volume applications. The thirteen-member family delivers expanded densities ranging from 3,840 to 147,443 logic cells, with half the power consumption of previous Spartan families, and faster, more comprehensive connectivity. Built on a mature 45 nm low-power copper process technology that delivers the optimal balance of cost, power, and performance, the Spartan-6 family offers a new, more efficient, dual-register 6-input lookup table (LUT) logic and a rich selection of built-in system-level blocks. These include 18 Kb (2 x 9 Kb) block RAMs, second generation DSP48A1 slices, SDRAM memory controllers, enhanced mixed-mode clock management blocks, SelectIO™ technology, poweroptimized high-speed serial transceiver blocks, PCI Express® compatible Endpoint blocks, advanced system-level power management modes, auto-detect configuration options, and enhanced IP security with AES and Device DNA protection. These features provide a lowcost programmable alternative to custom ASIC products with unprecedented ease of use. Spartan-6 FPGAs offer the best solution for high-volume logic designs, consumer-oriented DSP designs, and cost-sensitive embedded applications. Spartan-6 FPGAs are the programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components that enable designers to focus on innovation as soon as their development cycle begins.

Spartan-6 FPGA主要特性:

• Spartan-6 Family:

• Spartan-6 LX FPGA: Logic optimized

• Spartan-6 LXT FPGA: High-speed serial connectivity

• Designed for low cost

• Multiple efficient integrated blocks

• Optimized selection of I/O standards

• Staggered pads

• High-volume plastic wire-bonded packages

• Low static and dynamic power

• 45 nm process optimized for cost and low power

• Hibernate power-down mode for zero power

• Suspend mode maintains state and configuration with multi-pin wake-up, control enhancement

• Lower-power 1.0V core voltage (LX FPGAs, -1L only)

• High performance 1.2V core voltage (LX and LXT FPGAs, -2, -3, and -4 speed grades)

• Multi-voltage, multi-standard SelectIO™ interface banks

• Up to 1,050 Mb/s data transfer rate per differential I/O

• Selectable output drive, up to 24 mA per pin

• 3.3V to 1.2V I/O standards and protocols

• Low-cost HSTL and SSTL memory interfaces

• Hot swap compliance

• Adjustable I/O slew rates to improve signal integrity

• High-speed GTP serial transceivers in the LXT FPGAs

• Up to 3.125 Gb/s

• High-speed interfaces including: Serial ATA, Aurora,1G Ethernet, PCI Express, OBSAI, CPRI, EPON, GPON, DisplayPort, and XAUI

• Integrated Endpoint block for PCI Express designs (LXT)

• Low-cost PCI® technology support compatible with the 33 MHz, 32- and 64-bit specification.

• Efficient DSP48A1 slices

• High-performance arithmetic and signal processing

• Fast 18 x 18 multiplier and 48-bit accumulator

• Pipelining and cascading capability

• Pre-adder to assist filter applications

• Integrated Memory Controller blocks

• DDR, DDR2, DDR3, and LPDDR support

• Data rates up to 800 Mb/s (12.8 Gb/s peak bandwidth)

• Multi-port bus structure with independent FIFO to reduce design timing issues

• Abundant logic resources with increased logic capacity

• Optional shift register or distributed RAM support

• Efficient 6-input LUTs improve performance and minimize power

• LUT with dual flip-flops for pipeline centric applications

• Block RAM with a wide range of granularity

• Fast block RAM with byte write enable

• 18 Kb blocks that can be optionally programmed as two independent 9 Kb block RAMs

• Clock Management Tile (CMT) for enhanced performance

• Low noise, flexible clocking

• Digital Clock Managers (DCMs) eliminate clock skew and duty cycle distortion

• Phase-Locked Loops (PLLs) for low-jitter clocking

• Frequency synthesis with simultaneous multiplication, division, and phase shifting

• Sixteen low-skew global clock networks

• Simplified configuration, supports low-cost standards

• 2-pin auto-detect configuration

• Broad third-party SPI (up to x4) and NOR flash support

• Feature rich Xilinx Platform Flash with JTAG

• MultiBoot support for remote upgrade with multiple bitstreams, using watchdog protection

• Enhanced security for design protection

• Unique Device DNA identifier for design authentication

• AES bitstream encryption in the larger devices

• Faster embedded processing with enhanced, low cost, MicroBlaze™ soft processor

• Industry-leading IP and reference designs

Spartan-6 FPGA系列特性表:


Spartan®-6 FPGA應(yīng)用:

In-Car Infotainment System

Serving as a companion to the host processor, a single Spartan-6 LX45T FPGA supports audio/video acceleration, graphics subsystem, and vehicle networking functions.

圖1.汽車娛樂系統(tǒng)

High-Resolution Video Flat-Panel Display with Dynamic Backlight Control Achieve higher image quality while reducing power and cost using Spartan-6 FPGAs withintegrated serial I/O capabilities.

圖2.帶動(dòng)態(tài)背光控制的高清視頻平板顯示器系統(tǒng)
[!--empirenews.page--]

Surveillance Image Capture and Analytics Engine Integrate sensor interfacing, video analytics, image enhancement and network interfacing in a single Spartan-6 LX150T FPGA.

圖3.監(jiān)視圖像捕捉和分析引擎系統(tǒng)

Spartan®-6 FPGA SP605評(píng)估板

The Spartan®-6 FPGA SP605 Evaluation Kit conveniently delivers all the basic components for developing broadcast, wireless communications, automotive, and other cost- and power-sensitive applications that require transceiver capabilities in one ackage. Along with the evaluation board, cables, and documentation, the SP605 Evaluation Kit provides an integration of hardware, software, intellectual property (IP), and pre-verified reference designs so development can begin right out of the box.

The SP605 Evaluation Kit provides a flexible environment for higher-level system design, including applications that implement features such as high-speed serial transceivers, PCI Express®, DVI, and/or DDR3. The SP605 evaluation board includes an industry-standard FPGA Mezzanine Card (FMC) connector for scaling and customizing to specific applications and markets. The integration of Xilinx development tools help streamline the creation of systems that adhere to complex requirements.

This guide provides steps to setup the SP605 hardware and run a diagnostic demonstration that exercises a number of basic board features. It introduces a more complex Base Reference Design that exercises key features of the Spartan-6 FPGA. This guide also provides steps for installing the Xilinx® ISE® Design Suite: Logic Edition software, obtaining updates, and generating a license.

SP605評(píng)估板包括:

• Spartan-6 FPGA SP605 Evaluation Board

• ISE Design Suite Logic Edition: (device-locked) for Spartan-6 LX45T FPGA

♦ Includes ChipScope™ Pro software and the ChipScope Pro Serial I/O Toolkit

♦ Includes PlanAhead™ Design Analysis Tool

♦ Timing Driven Place and Route, SmartGuide™, and SmartXplorer Technology

• Documentation

♦ Hardware Setup Guide

♦ Getting Started Guide

♦ Hardware User Guide

♦ Reference Design User Guide

• Schematics and PCB files

• Universal 12V power supply

• Cables

♦ (2) USB

♦ Ethernet

♦ DVI to VGA adapter

• Reference Designs and Demonstrations

♦ Board Diagnostic Demonstration

♦ Base Reference Design featuring DSP48, Ethernet, memory, and serial transceiver integration

♦ MultiBoot Reference Design, featuring fail-safe configuration

♦ Integrated Memory Controller Reference Design

♦ Integrated Bit Error Ratio (IBERT) Reference Design

♦ PCIe® x1 Gen1 Reference Design

• Reference designs, demonstrations, documentation, and applications delivered on USB Flash drive to get started quickly

SP605評(píng)估板主要特性:

Spartan-6 FPGA

• XC6SLX45T-3FGG484 device

Configuration

• Onboard JTAG configuration circuitry

• 8 MB Quad SPI Flash

• 32 MB Parallel (BPI) Flash

• System ACE CF 2 GB CompactFlash (CF) card Memory

• 128 MB DDR3 Component Memory

• 32 MB Parallel (BPI) Flash (Also available for configuration)

• 8 Kb IIC EEPROM

• 128 MB Quad SPI Flash (Also available for configuration) Communications and Networking

• 10/100/1000 Tri-Speed Ethernet

• SFP transceiver connector

• GTP port (TX, RX) with four SMA connectors

• USB To UART bridge

• PCI Express x1 edge connector Expansion Connectors

• FMC LPC connector (1 GTP transceiver, 68 single-ended or 34 differential userdefined
signals)

• User GPIO with two SMA connectors

• 4 user I/O (1 x 6 header) Clocking

• 200 MHz oscillator (differential)

• 27 MHz Socketed oscillator (single-ended)

• SMA connectors for external clock (differential)

• GTP reference clock port with two SMA connectors Display

• Video - DVI / VGA

• 16 x 2 LCD character display

• 4 LEDs Control

• 4 Pushbuttons

• 4 DIP switches Power

• 12V wall adapter or ATX

• Voltage and current measurement capability of 2.5V, 1.5V, and 1.2V supplies


圖4.Spartan®-6 FPGA SP605評(píng)估板外形圖

圖5.Spartan®-6 FPGA SP605評(píng)估板方框圖和外設(shè)

圖6. SP605評(píng)估板板載電源穩(wěn)壓器框圖
本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請(qǐng)聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請(qǐng)及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫?dú)角獸公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

加利福尼亞州圣克拉拉縣2024年8月30日 /美通社/ -- 數(shù)字化轉(zhuǎn)型技術(shù)解決方案公司Trianz今天宣布,該公司與Amazon Web Services (AWS)簽訂了...

關(guān)鍵字: AWS AN BSP 數(shù)字化

倫敦2024年8月29日 /美通社/ -- 英國汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認(rèn)證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時(shí)1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動(dòng) BSP

北京2024年8月28日 /美通社/ -- 越來越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運(yùn)行,同時(shí)企業(yè)卻面臨越來越多業(yè)務(wù)中斷的風(fēng)險(xiǎn),如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報(bào)道,騰訊和網(wǎng)易近期正在縮減他們對(duì)日本游戲市場的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)開幕式在貴陽舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會(huì)上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機(jī) 衛(wèi)星通信

要點(diǎn): 有效應(yīng)對(duì)環(huán)境變化,經(jīng)營業(yè)績穩(wěn)中有升 落實(shí)提質(zhì)增效舉措,毛利潤率延續(xù)升勢 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競爭力 堅(jiān)持高質(zhì)量發(fā)展策略,塑強(qiáng)核心競爭優(yōu)勢...

關(guān)鍵字: 通信 BSP 電信運(yùn)營商 數(shù)字經(jīng)濟(jì)

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺(tái)與中國電影電視技術(shù)學(xué)會(huì)聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會(huì)上宣布正式成立。 活動(dòng)現(xiàn)場 NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會(huì)上,軟通動(dòng)力信息技術(shù)(集團(tuán))股份有限公司(以下簡稱"軟通動(dòng)力")與長三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉