當(dāng)前位置:首頁 > 電源 > 數(shù)字電源
[導(dǎo)讀]TI 公司的ECG解決方案是采用TMS320VC5505 定點(diǎn)DSP,它是基于TMS320C55x DSP CPU核的定點(diǎn)DSP,它的C55x? DSP架構(gòu)可得到高性能和低功耗特性,CPU支持內(nèi)部總線架構(gòu),包括一條可編程總線,一條321位數(shù)據(jù)總總線和兩條16位數(shù)據(jù)讀

TI 公司的ECG解決方案是采用TMS320VC5505 定點(diǎn)DSP,它是基于TMS320C55x DSP CPU核的定點(diǎn)DSP,它的C55x? DSP架構(gòu)可得到高性能和低功耗特性,CPU支持內(nèi)部總線架構(gòu),包括一條可編程總線,一條321位數(shù)據(jù)總總線和兩條16位數(shù)據(jù)讀總線,兩條數(shù)據(jù)寫總線和專門用于外設(shè)和DMA的其它總線. TMS320VC5505還包括4個(gè)DMA控制器,每個(gè)四路.時(shí)鐘為60MHz或100MHz,指令周期為16.67ns或10ns.主要用于無線音頻設(shè)備,回聲消除耳機(jī),手提媒體設(shè)備,視頻,工業(yè)控制,指紋生物學(xué)和SDR. 本文介紹了TMS320VC5505的主要特性和方框圖以及采用TMS320VC5505的ECG解決方案方框圖, ECG前端板詳細(xì)電路圖和所用材料清單(BOM).

Basic functions of an ECG machine include ECG waveform display, either through LCD screen or printed paper media, and heart rhythm indication as well as simple user interface through buttons. More features, such as patient record storage through convenient media, wireless/wired transfer and 2D/3D display on large LCD screen with touch screen capabilities, are required in more and more ECG products. Multiple levels of diagnostic capabilities are also assisting doctors and people without specific ECG trainings to understand ECG patterns and their indication of a certain heart condition. After the ECG signal is captured and digitized, it will be sent for display and analysis, which involves further signal processing.

圖1.TI ECG方框圖

ECG Implementation on the TMS320VC5505 DSP Medical Development Kit (Rev. A)

The TMS320VC5505 is a member of TIs TMS320C5000? fixed-point Digital Signal Processor (DSP) product family and is designed for low-power applications.

The TMS320VC5505 fixed-point DSP is based on the TMS320C55x? DSP generation CPU processor core. The C55x? DSP architecture achieves high performance and low power through increased parallelism and total focus on power savings. The CPU supports an internal bus structure that is composed of one program bus, one 32-bit data read bus and two 16-bit data read buses, two 16-bit data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to four 16-bit data reads and two 16-bit data writes in a single cycle. The TMS320VC5505 also includes four DMA controllers, each with 4 channels, providing data movements for 16-independent channel contexts without CPU intervention. Each DMA controller can perform one 32-bit data transfer per cycle, in parallel and independent of the CPU activity.

The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit multiplication and a 32-bit add in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU.

The C55x CPU supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to the Address Unit (AU) and Data Unit (DU) resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions.

The general-purpose input and output functions along with the 10-bit SAR ADC provide sufficient pins for status, interrupts, and bit I/O for LCD displays, keyboards, and media interfaces. Serial media is supported through two MultiMedia Card/Secure Digital (MMC/SD) peripherals, four Inter-IC Sound (I2S Bus?) modules, one Serial-Port Interface (SPI) with up to 4 chip selects, one I2C multi-master and slave interface, and a Universal Asynchronous Receiver/Transmitter (UART) interface.

The VC5505 peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM, NOR, NAND, and SRAM. Additional peripherals include: a high-speed Universal Serial Bus (USB2.0) device mode only, and a real-time clock (RTC). The DMA controller provides data movement for sixteen independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. This device also includesthree general-purpose timers with one configurable as a watchdog timer, and a analog phase-locked loop (APLL) clock generator.

In addition, the VC5505 includes a tightly-coupled FFT Hardware Accelerator. The tightly-coupled FFT Hardware Accelerator supports 8 to 1024-point (in power of 2) real and complex-valued FFTs.

TMS320VC5505主要特性:

High-Performance, Low-Power, TMS320C55x? Fixed-Point Digital Signal Processor

16.67-, 10-ns Instruction Cycle Time 60-, 100-MHz Clock Rate[!--empirenews.page--]

One/Two Instruction(s) Executed per Cycle

Dual Multipliers [Up to 200 Million Multiply-Accumulates per Second (MMACS)]

Two Arithmetic/Logic Units (ALUs)

Three Internal Data/Operand Read Buses and Two Internal Data/Operand Write Buses

Fully Software-Compatible With C55x Devices

Industrial Temperature Devices Available

320K Bytes Zero-Wait State On-Chip RAM, Composed of:

64K Bytes of Dual-Access RAM (DARAM), 8 Blocks of 4K x 16-Bit

256K Bytes of Single-Access RAM (SARAM), 32 Blocks of 4K x 16-Bit

128K Bytes of Zero Wait-State On-Chip ROM (4 Blocks of 16K x 16-Bit)

16-/8-Bit External Memory Interface (EMIF) with Glueless Interface to:

8-/16-Bit NAND Flash, 1- and 4-Bit ECC

8-/16-Bit NOR Flash

Asynchronous Static RAM (SRAM)

Direct Memory Access (DMA) Controller Four DMA With 4 Channels Each (16-Channels Total)

Three 32-Bit General-Purpose Timers

One Selectable as a Watchdog and/or GP

Two MultiMedia Card/Secure Digital (MMC/SD) Interfaces

Universal Asynchronous Receiver/Transmitter (UART)

Serial-Port Interface (SPI) With Four Chip-Selects

Master/Slave Inter-Integrated Circuit (I2C Bus?)

Four Inter-IC Sound (I2S Bus?) for Data Transport

Device USB Port With Integrated 2.0 High-Speed PHY that Supports: USB 2.0 Full- and High-Speed Device

LCD Bridge With Asynchronous Interface

Tightly-Coupled FFT Hardware Accelerator

10-Bit 4-Input Successive Approximation (SAR) ADC

Real-Time Clock (RTC) With Crystal Input, With Separate Clock Domain, Separate Power Supply

Four Core Isolated Power Supply Domains: Analog, RTC, CPU and Peripherals, and USB

Four I/O Isolated Power Supply Domains: RTC I/O, EMIF I/O, USB PHY, and DVDDIO

Low-Power S/W Programmable Phase-Locked Loop (PLL) Clock Generator

On-Chip ROM Bootloader (RBL) to Boot From NAND Flash, NOR Flash, SPI EEPROM, or I2C EEPROM

IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible

Up to 26 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)

196-Terminal Pb-Free Plastic BGA (Ball Grid Array) (ZCH Suffix)

1.05-V Core (60 MHz), 1.8-V, 2.5-V, 2.8-V, or 3.3-V I/Os

1.3-V Core (100 MHz), 1.8-V, 2.5-V, 2.8-V, or 3.3-V I/Os

TMS320VC5505應(yīng)用:

Wireless Audio Devices (e.g., Headsets, Microphones, Speakerphones, etc.)

Echo Cancellation Headphones

Portable Medical Devices

Voice Applications

Industrial Controls

Fingerprint Biometrics

Software Defined Radio

圖2.TMS320VC5505功能方框圖

A number of emerging medical applications such as electrocardiography (ECG), digital stethoscope, and pulse oximeters require DSP processing performance at very low power. The TMS320VC5505 digital signal processor (DSP) is ideally suited for such applications. The VC5505 is a member of TIs C5000? fixed-point DSP platform. To enable the development of a broad range of medical applications on the VC5505, Texas Instruments has developed an MDK based on the VC5505 DSP. A typical medical application includes:

An analog front end, including sensors to pick up signals of interest from the body

Signal processing algorithms for signal conditioning, performing measurements and running analytics on measurements to determine the health condition

User control and interaction, including graphical display of the signal processing results and connectivity to enable remote patient monitoring

The MDK is designed to support complete medical applications development. It includes the following elements:

Analog front-end boards (FE boards) specific to the key target medical applications of the VC5505 (ECG, digital stethoscope, pulse oximeter), highlighting the use of the TI analog components for medical applications

VC5505 DSP evaluation module (EVM) main board

Medical applications software including example demonstrations Several elements of the MDK pulse oximeter system are:

VC5505 EVM

Pulse oximeter front-end board

Finger probe sensor

The schematics for the ECG front-end board

圖3. ECG前端板電路圖(1)

圖4. ECG前端板電路圖(2): ECG電極:V1 V2 V3

[!--empirenews.page--]

圖5. ECG前端板電路圖(3):ECG電極:V4 V5 V6

圖6. ECG前端板電路圖(4):ADC部分

圖7. ECG前端板電路圖(5):ECG電極檢測

圖8. ECG前端板電路圖(6):右腿驅(qū)動部分

圖9. ECG前端板電路圖(7):電源和接口部分

ECG前端板材料清單:

更多醫(yī)療電子信息請關(guān)注:21ic醫(yī)療電子頻道

本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請及時(shí)聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫?dú)角獸公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

加利福尼亞州圣克拉拉縣2024年8月30日 /美通社/ -- 數(shù)字化轉(zhuǎn)型技術(shù)解決方案公司Trianz今天宣布,該公司與Amazon Web Services (AWS)簽訂了...

關(guān)鍵字: AWS AN BSP 數(shù)字化

倫敦2024年8月29日 /美通社/ -- 英國汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認(rèn)證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時(shí)1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動 BSP

北京2024年8月28日 /美通社/ -- 越來越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運(yùn)行,同時(shí)企業(yè)卻面臨越來越多業(yè)務(wù)中斷的風(fēng)險(xiǎn),如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報(bào)道,騰訊和網(wǎng)易近期正在縮減他們對日本游戲市場的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會開幕式在貴陽舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機(jī) 衛(wèi)星通信

要點(diǎn): 有效應(yīng)對環(huán)境變化,經(jīng)營業(yè)績穩(wěn)中有升 落實(shí)提質(zhì)增效舉措,毛利潤率延續(xù)升勢 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競爭力 堅(jiān)持高質(zhì)量發(fā)展策略,塑強(qiáng)核心競爭優(yōu)勢...

關(guān)鍵字: 通信 BSP 電信運(yùn)營商 數(shù)字經(jīng)濟(jì)

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺與中國電影電視技術(shù)學(xué)會聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會上宣布正式成立。 活動現(xiàn)場 NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會上,軟通動力信息技術(shù)(集團(tuán))股份有限公司(以下簡稱"軟通動力")與長三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉